Transport gratuit la punctele de livrare Pick Up peste 299 lei
Packeta 15 lei Easybox 20 lei Cargus 25 lei FAN 25 lei

Reuse Methodology Manual

Limba englezăengleză
Carte Carte broșată
Carte Reuse Methodology Manual Pierre Bricaud
Codul Libristo: 02174909
Editura Springer-Verlag New York Inc., octombrie 2012
Silicon technology now allows us to build chips consisting of tens of millions of transistors. This... Descrierea completă
? points 161 b
324 lei
În depozitul extern în cantități mici Expediem în 12-17 zile

30 de zile pentru retur bunuri


Ar putea de asemenea, să te intereseze


Get Started in Hungarian Absolute Beginner Course Zsuzsanna Pontifex / Copertă tare
common.buy 174 lei
Ecclesiastical History of the English People Venerable Bede / Carte broșată
common.buy 69 lei
Handbook of Recycled Concrete and Demolition Waste Fernando Pacheco Torgal / Copertă tare
common.buy 1.218 lei
Lake District Murder John Bude / Carte broșată
common.buy 59 lei
curând
Chorlieder des Euripides in ihrer dramatischen Funktion Hans Wilhelm Nordheider / Carte broșată
common.buy 171 lei
Greasbrough Anthony Dodsworth / Carte broșată
common.buy 84 lei
Theodore Roosevelt and his times Harold Howland / Carte broșată
common.buy 186 lei
Tristao e Isolda Carrijo De Oliveira Aline / Carte broșată
common.buy 295 lei
curând
Kinetics of Phase Transformations: Volume 205 Michael J. Aziz / Copertă tare
common.buy 139 lei

Silicon technology now allows us to build chips consisting of tens of millions of transistors. This technology not only promises new levels of system integration onto a single chip, but also presents significant challenges to the chip designer. As a result, many ASIC developers and silicon vendors are re-examining their design methodologies, searching for ways to make effective use of the huge numbers of gates now available. §These designers see current design tools and methodologies as inadequate for developing million-gate ASICs from scratch. There is considerable pressure to keep design team size and design schedules constant even as design complexities grow. Tools are not providing the productivity gains required to keep pace with the increasing gate counts available from deep submicron technology. Design reuse - the use of pre-designed and pre-verified cores - is the most promising opportunity to bridge the gap between available gate-count and designer productivity. §Reuse Methodology Manual for System-On-A-Chip Designs, Second Edition outlines an effective methodology for creating reusable designs for use in a System-on-a-Chip (SoC) design methodology. Silicon and tool technologies move so quickly that no single methodology can provide a permanent solution to this highly dynamic problem. Instead, this manual is an attempt to capture and incrementally improve on current best practices in the industry, and to give a coherent, integrated view of the design process. Reuse Methodology Manual for System-On-A-Chip Designs, Second Edition will be updated on a regular basis as a result of changing technology and improved insight into the problems of design reuse and its role in producing high-quality SoC designs.

Dăruiește această carte chiar astăzi
Este foarte ușor
1 Adaugă cartea în coș și selectează Livrează ca un cadou 2 Îți vom trimite un voucher în schimb 3 Cartea va ajunge direct la adresa destinatarului

Logare

Conectare la contul de utilizator Încă nu ai un cont Libristo? Crează acum!

 
obligatoriu
obligatoriu

Nu ai un cont? Beneficii cu contul Libristo!

Datorită contului Libristo, vei avea totul sub control.

Creare cont Libristo