Transport gratuit la punctele de livrare Pick Up peste 299 lei
Packeta 15 lei Easybox 20 lei Cargus 25 lei FAN 25 lei

Design of Systems on a Chip: Design and Test

Limba englezăengleză
Carte Copertă tare
Carte Design of Systems on a Chip: Design and Test Ricardo Reis
Codul Libristo: 01381769
Editura Springer-Verlag New York Inc., octombrie 2006
Design of Systems on a Chip: Design and Test is the second of two volumes addressing the design chal... Descrierea completă
? points 488 b
982 lei
În depozitul extern în cantități mici Expediem în 10-15 zile

30 de zile pentru retur bunuri


Ar putea de asemenea, să te intereseze


top
Das Übungsheft Deutsch 4 Stefanie Drecktrah / Foaie
common.buy 40 lei
European Natural Gas Demand, Supply, and Pricing Anouk Honore / Copertă tare
common.buy 515 lei
How to be Free Tom Hodgkinson / Carte broșată
common.buy 65 lei
Rugby Focus: The Rugby World Cup 2015 Sean Callery / Copertă tare
common.buy 85 lei
Black Cat STORY OF FOOTBALL ( Early Readers Level 1) Eleanor Donaldson / Carte broșată
common.buy 23 lei
Krehké invencie Zuzana Vrábelová; Veronika Rusňáková / Carte
common.buy 16 lei
Aggregation Functions Michel (Universite de Paris I) Grabisch / Copertă tare
common.buy 1.012 lei
Botanik Katharina Munk / Carte broșată
common.buy 190 lei
NanoScience in Biomedicine Donglu Shi / Carte broșată
common.buy 846 lei
Irmchen Ist Verschwunden Rainer Hendeß / Copertă tare
common.buy 246 lei
Dogmatik heute Thomas Marschler / Carte broșată
common.buy 236 lei
Behavioral Neurobiology of Anxiety and Its Treatment Murray B. Stein / Copertă tare
common.buy 1.269 lei

Design of Systems on a Chip: Design and Test is the second of two volumes addressing the design challenges associated with new generations of the semiconductor technology. The various chapters are the compilations of tutorials presented at workshops in the recent years by prominent authors from all over the world. Technology, productivity and quality are the main aspects under consideration to establish the major requirements for the design and test of upcoming systems on a chip. In particular this second book include contributions on three different, but complementary axes: core design, computer-aided design tools and test methods. A collection of chapters deal with the heterogeneity aspect of core designs, showing the diversity of parts that may share the same substrate in a state-of-the-art system on a chip. The second part of the book discusses CAD in three different levels of design abstraction, from system level to physical design. The third part deals with test methods. The topic is addressed from different viewpoints: in terms of chip complexity, test is discussed from the core and system prospective; in terms of signal heterogeneity, the digital, mixed-signal and microsystem prospective are considered.Fault-tolerance in integrated circuits is not an exclusive concern regarding space designers or highly-reliable application engineers. Rather, designers of next generation products must cope with reduced margin noises due to technological advances. The continuous evolution of the fabrication technology process of semiconductor components, in terms of transistor geometry shrinking, power supply, speed, and logic density, has significantly reduced the reliability of very deep submicron integrated circuits, in face of the various internal and external sources of noise. The very popular Field Programmable Gate Arrays, customizable by SRAM cells, are a consequence of the integrated circuit evolution with millions of memory cells to implement the logic, embedded memories, routing, and more recently with embedded microprocessors cores. These re-programmable systems-on-chip platforms must be fault-tolerant to cope with present days requirements. This book discusses fault-tolerance techniques for SRAM-based Field Programmable Gate Arrays (FPGAs). It starts by showing the model of the problem and the upset effects in theprogrammable architecture. In the sequence, it shows the main fault tolerance techniques used nowadays to protect integrated circuits against errors. A large set of methods for designing fault tolerance systems in SRAM-based FPGAs is described. Some presented techniques are based on developing a new fault-tolerant architecture with new robustness FPGA elements. Other techniques are based on protecting the high-level hardware description before the synthesis in the FPGA. The reader has the flexibility of choosing the most suitable fault-tolerance technique for its project and to compare a set of fault tolerant techniques for programmable logic applications.

Informații despre carte

Titlu complet Design of Systems on a Chip: Design and Test
Limba engleză
Legare Carte - Copertă tare
Data publicării 2006
Număr pagini 234
EAN 9780387324999
ISBN 0387324992
Codul Libristo 01381769
Greutatea 1150
Dimensiuni 156 x 234 x 16
Dăruiește această carte chiar astăzi
Este foarte ușor
1 Adaugă cartea în coș și selectează Livrează ca un cadou 2 Îți vom trimite un voucher în schimb 3 Cartea va ajunge direct la adresa destinatarului

Logare

Conectare la contul de utilizator Încă nu ai un cont Libristo? Crează acum!

 
obligatoriu
obligatoriu

Nu ai un cont? Beneficii cu contul Libristo!

Datorită contului Libristo, vei avea totul sub control.

Creare cont Libristo